











TPS1H200A-Q1
SLVSEE0C – FEBRUARY 2018 – REVISED DECEMBER 2019

# TPS1H200A-Q1 40-V 200-mΩ Single-Channel Smart High-Side Switch

#### 1 Features

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: -40°C to +125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C4B
- Functional safety capable
  - Documentation available to aid functional safety system design
- Single-Channel 200-mΩ Smart High-Side Switch
- Wide Operating Voltage: 3.4 V to 40 V
- Ultra-low Standby Current, < 500 nA</li>
- Adjustable Current Limit With External Resistor
  - ±15% When ≥ 500 mA
  - ±10% When ≥ 1.5 A
- Configurable Behavior After Current Limit
  - Holding Mode
  - Latch-Off Mode With Adjustable Delay Time
  - Auto-Retry Mode
- Supports Stand-Alone Operation Without an MCU
- Protection:
  - Short-to-GND and Overload Protection
  - Thermal Shutdown and Thermal Swing
  - Negative Voltage Clamp for Inductive Loads
  - Loss of GND and Loss of Battery Protection
- Diagnostics:
  - Overload and Short-to-GND Detection
  - Open-Load and Short-to-Battery Detection in

# **Typical Block Diagram**



ON or OFF State

Thermal Shutdown and Thermal Swing

# 2 Applications

- Body Lighting
- Infotainment System
- Advanced Driver Assistance Systems (ADAS)
- · Single-Channel High-Side Switch for Submodules
- General Resistive, Inductive, and Capacitive Loads

# 3 Description

The TPS1H200A-Q1 device is a fully protected single-channel high-side power switch with an integrated 200-m $\Omega$  NMOS power FET.

An adjustable current limit improves system reliability by limiting the inrush or overload current. The high accuracy of the current limit improves overload protection, simplifying the front-stage power design. Configurable features besides current limit provide design flexibility in functionality, cost, and thermal dissipation.

The device supports full diagnostics with the digital status output. Open-load detection is available in ON and OFF states. The device supports operation with or without an MCU. Stand-alone mode allows isolated systems to use the device.

# Device Information<sup>(1)</sup>

| PART NUMBER  | PACKAGE    | BODY SIZE (NOM)   |
|--------------|------------|-------------------|
| TPS1H200A-Q1 | HVSSOP (8) | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## **Current Limit Protection in Auto-Retry Mode**





# **Table of Contents**

| 1 | Features 1                           |    | 7.4 Device Functional Modes                          | . 24 |
|---|--------------------------------------|----|------------------------------------------------------|------|
| 2 | Applications 1                       | 8  | Application and Implementation                       | 25   |
| 3 | Description 1                        |    | 8.1 Application Information                          | . 25 |
| 4 | Revision History2                    |    | 8.2 Typical Application                              | . 25 |
| 5 | Pin Configuration and Functions 3    | 9  | Power Supply Recommendations                         | 27   |
| 6 | Specifications4                      | 10 | Layout                                               | 27   |
| - | 6.1 Absolute Maximum Ratings         |    | 10.1 Layout Guidelines                               | . 27 |
|   | 6.2 ESD Ratings 4                    |    | 10.2 Layout Example                                  | . 27 |
|   | 6.3 Recommended Operating Conditions | 11 | Device and Documentation Support                     | 28   |
|   | 6.4 Thermal Information              |    | 11.1 Documentation Support                           | . 28 |
|   | 6.5 Electrical Characteristics       |    | 11.2 Receiving Notification of Documentation Updates | 28   |
|   | 6.6 Switching Characteristics 8      |    | 11.3 Community Resources                             |      |
|   | 6.7 Typical Characteristics9         |    | 11.4 Trademarks                                      | . 28 |
| 7 | Detailed Description 11              |    | 11.5 Electrostatic Discharge Caution                 | . 28 |
|   | 7.1 Overview 11                      |    | 11.6 Glossary                                        | . 28 |
|   | 7.2 Functional Block Diagram 11      | 12 | Mechanical, Packaging, and Orderable                 |      |
|   | 7.3 Feature Description              |    | Information                                          | 29   |
|   |                                      |    |                                                      |      |

# 4 Revision History

| Changes from Revision B (December 2019) to Revision C                                                 |      |  |
|-------------------------------------------------------------------------------------------------------|------|--|
| Added Functional safety capable to the <i>Features</i> section                                        | 1    |  |
| Changes from Revision A (April 2018) to Revision B                                                    | Page |  |
| Changed the Logic high-level voltage from 2 V to 1.8 V in the <i>Electrical Characteristics</i> table | 6    |  |
| Changed the IN and DIAG_EN from high to low in the Standby Mode section                               | 24   |  |
| Changes from Original (February 2018) to Revision A                                                   | Page |  |
| Changed data sheet status from Advanced Information to Production Data                                | 1    |  |

Submit Documentation Feedback

Copyright © 2018–2019, Texas Instruments Incorporated



# 5 Pin Configuration and Functions

#### DGN PowerPAD™ Package 8-Pin HVSSOP With Exposed Thermal Pad Top View



### **Pin Functions**

| PIN         |     | 1/0 | DECODIFICAL                                                                            |
|-------------|-----|-----|----------------------------------------------------------------------------------------|
| NAME        | NO. | I/O | DESCRIPTION                                                                            |
| CL          | 4   | 0   | Adjustable current limit. Connect to device GND if external current limit is not used. |
| DELAY       | 5   | I/O | Function configuration when current limit; internal pullup                             |
| DIAG_EN     | 2   | I   | Enable the diagnostic function                                                         |
| FAULT       | 3   | 0   | Open-drain diagnostic status output. Leave floating if not used.                       |
| GND         | 6   | _   | Ground                                                                                 |
| IN          | 1   | I   | Input control for output activation; internal pulldown                                 |
| OUT         | 7   | 0   | Output, source of the high-side switch, connected to the load                          |
| VS          | 8   | I   | Power supply, drain for the high-side switch                                           |
| Thermal pad | _   | _   | Thermal pad. Connect to device GND or leave floating.                                  |



# **Specifications**

# 6.1 Absolute Maximum Ratings

over operating ambient temperature range (unless otherwise noted)(1)(2)

|                                                                          |               | MIN  | MAX | UNIT |
|--------------------------------------------------------------------------|---------------|------|-----|------|
| Supply voltage VS pin                                                    | t < 400 ms    | _    | 42  | V    |
| Reverse polarity voltage (3)                                             | t < 1 minute  | -36  | _   | V    |
| Current on GND                                                           | t < 2 minutes | -100 | 250 | mA   |
| Voltage on IN and DIAG_EN pins                                           |               | -0.3 | VS  | V    |
| Current on IN and DIAG_EN pins                                           |               | -10  | _   | mA   |
| Voltage on DELAY pin                                                     |               | -0.3 | 7   | V    |
| Current on DELAY pin                                                     |               |      | _   | mA   |
| Voltage on FAULT pin                                                     |               |      | 7   | V    |
| Current on FAULT pin                                                     |               | -30  | 10  | mA   |
| Voltage on CL pin                                                        |               | -0.3 | 7   | V    |
| Current on CL pin                                                        |               | _    | 6   | mA   |
| Voltage on OUT pin                                                       |               |      | 42  | V    |
| Inductive load switch-off energy dissipation single pulse <sup>(4)</sup> |               |      | 40  | mJ   |
| Operating junction temperature, T <sub>J</sub>                           |               |      | 150 | °C   |
| Storage temperature, T <sub>stg</sub>                                    |               | -65  | 150 | °C   |

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended* Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltage values are with respect to ground.

# 6.2 ESD Ratings

|                    |                         |                                                         |                                  | VALUE | UNIT |  |
|--------------------|-------------------------|---------------------------------------------------------|----------------------------------|-------|------|--|
|                    |                         | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | All pins except VS, OUT, and GND | ±2000 |      |  |
| V <sub>(ESD)</sub> | Electrostatic discharge | Q100-002 <sup>17</sup>                                  | Pins VS, OUT, and GND            | ±3000 | V    |  |
|                    |                         | Charged-device model (CDM), per AEC Q100-011            |                                  | ±750  |      |  |

Product Folder Links: TPS1H200A-Q1

(1) AEC-Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specifications.

Submit Documentation Feedback

Reverse polarity condition:  $V_{IN} = 0$  V, reverse current <  $I_{R(2)}$ , GND pin 1-k $\Omega$  resistor in parallel with diode. Test condition:  $V_{VS} = 13.5$  V, L = 8 mH,  $T_J = 150$ °C. FR4 2s2p board, 2 × 70- $\mu$ m Cu, 2 × 35- $\mu$ m Cu. 600 mm<sup>2</sup> thermal pad copper area.



# 6.3 Recommended Operating Conditions

over operating ambient temperature range (unless otherwise noted)

|                    |                                | MIN | MAX | UNIT |
|--------------------|--------------------------------|-----|-----|------|
| Vs                 | Operating voltage              | 4   | 40  | V    |
|                    | Voltage on IN and DIAG_EN pins | 0   | 40  | V    |
|                    | Voltage on FAULT pin           | 0   | 5   | V    |
| I <sub>o,nom</sub> | Nominal DC load current        | 0   | 2.5 | А    |
| $T_J$              | Operating junction temperature | -40 | 150 | °C   |

# 6.4 Thermal Information

|                      |                                              | TPS1H200A-Q1 |      |
|----------------------|----------------------------------------------|--------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DGN (HVSSOP) | UNIT |
|                      |                                              | 8 PINS       |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 47.4         | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 49.2         | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 18.3         | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 0.8          | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 18.4         | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 5.6          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



# 6.5 Electrical Characteristics

over operating ambient temperature range (unless otherwise noted)

|                            | PARAMETER                                                                                          | TEST CONDITIONS                                                                                                                          | MIN        | TYP  | MAX        | UNIT       |
|----------------------------|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------|------|------------|------------|
| OPERATING                  | 3 VOLTAGE                                                                                          |                                                                                                                                          |            |      |            |            |
| V <sub>VS(nom)</sub>       | Nominal operating voltage                                                                          |                                                                                                                                          | 4          |      | 40         | V          |
| V <sub>VS(uvr)</sub>       | Undervoltage restart                                                                               | V <sub>VS</sub> rising                                                                                                                   | 3.5        | 3.7  | 4          | V          |
| V <sub>VS(uvf)</sub>       | Undervoltage shutdown                                                                              | V <sub>VS</sub> falling                                                                                                                  | 3          | 3.2  | 3.4        | V          |
| V <sub>(uv,hys)</sub>      | Undervoltage shutdown, hysteresis                                                                  | -                                                                                                                                        |            | 0.5  |            | V          |
|                            | G CURRENT                                                                                          |                                                                                                                                          |            |      |            |            |
| I <sub>(op)</sub>          | Nominal operating current                                                                          | V <sub>VS</sub> = 13.5 V, V <sub>IN</sub> = 5 V<br>V <sub>DIAG_EN</sub> = 0 V, I <sub>OUT</sub> = 0.5 A<br>I <sub>CL</sub> = 2 A         |            |      | 5          | mA         |
| 1                          | Standby gurrant                                                                                    | $V_{VS} = 13.5 \text{ V}$<br>$V_{IN} = V_{DIAG\_EN} = V_{CL} = V_{OUT} = 0 \text{ V}$<br>$T_J = 25^{\circ}\text{C}$                      |            |      | 0.5        | ^          |
| I <sub>(off)</sub>         | Standby current                                                                                    | $V_{VS} = 13.5 \text{ V}$<br>$V_{IN} = V_{DIAG\_EN} = V_{CL} = V_{OUT} = 0 \text{ V}$<br>$T_J = 125^{\circ}\text{C}$                     |            |      | 3          | μA         |
| $I_{(off,diag)}$           | Standby current with diagnostics enabled                                                           | $V_{VS} = 13.5 \text{ V}$<br>$V_{IN} = 0 \text{ V}, V_{DIAG\_EN} = 5 \text{ V}$                                                          |            |      | 3          | mA         |
| t <sub>(off,deg)</sub>     | Standby-mode deglitch time <sup>(1)</sup>                                                          | IN from high to low if deglitch time ≥ t <sub>(off,deg)</sub> , then the device enters into standby mode.                                |            | 12.5 |            | ms         |
| I <sub>lkg(out)</sub>      | Output leakage current in OFF state                                                                | V <sub>VS</sub> = 13.5 V<br>V <sub>IN</sub> = V <sub>DIAG_EN</sub> = V <sub>OUT</sub> = 0 V                                              |            |      | 3          | μΑ         |
| POWER ST                   | AGE                                                                                                |                                                                                                                                          |            |      |            |            |
|                            | ON state registeres                                                                                | V <sub>VS</sub> ≥ 3.5 V, T <sub>J</sub> = 25°C                                                                                           |            | 200  |            | <b>~</b> 0 |
| r <sub>DS(on)</sub>        | ON state resistance                                                                                | V <sub>VS</sub> ≥ 3.5 V, T <sub>J</sub> = 150°C                                                                                          |            |      | 400        | mΩ         |
| I <sub>CL(int)</sub>       | Internal current limit                                                                             | CL pin connected to GND                                                                                                                  | 3.5        | 4.8  | 6          | Α          |
| I <sub>CL(TSD)</sub>       | Current-limit value percentage during thermal shutdown                                             |                                                                                                                                          |            | 60%  |            |            |
| V <sub>DS(clamp)</sub>     | Drain-to-source voltage internally clamped                                                         |                                                                                                                                          | 45         |      | 65         | V          |
| OUTPUT DI                  | ODE CHARACTERISTICS                                                                                |                                                                                                                                          |            |      |            |            |
| V <sub>F</sub>             | Drain-to-source diode voltage                                                                      | IN = 0, I <sub>OUT</sub> = −0.15 A                                                                                                       | 0.3        | 0.7  | 1          | V          |
| I <sub>R(1)</sub>          | Continuous reverse current from source to drain during a short-to-battery condition <sup>(1)</sup> | t < 60 s, V <sub>IN</sub> = 0 V, T <sub>J</sub> = 25°C.                                                                                  |            |      | 2          | А          |
| I <sub>R(2)</sub>          | Continuous reverse current from source to drain during a reverse-polarity condition <sup>(1)</sup> | $t < 60 \text{ s, V}_{IN} = 0 \text{ V, T}_{J} = 25^{\circ}\text{C}$<br>GND pin 1-k $\Omega$ resistor in parallel with diode.            |            |      | 2          | А          |
| LOGIC INPL                 | JT (IN, DIAG_EN)                                                                                   |                                                                                                                                          |            |      |            |            |
| V <sub>IH</sub>            | Logic high-level voltage                                                                           |                                                                                                                                          | 1.8        |      |            | V          |
| V <sub>IL</sub>            | Logic low-level voltage                                                                            |                                                                                                                                          |            |      | 0.8        | V          |
| R <sub>pd,in</sub>         | Logic-pin pulldown resistor                                                                        | IN. V <sub>IN</sub> = 5 V<br>DIAG_EN. V <sub>VS</sub> = V <sub>DIAG</sub> EN = 5 V                                                       | 150<br>350 |      | 400<br>850 | kΩ         |
| DIAGNOSTI                  | ICS                                                                                                | V3 • DIAG_EN - 0 •                                                                                                                       |            |      | 230        |            |
| I <sub>lkg(loss,GND)</sub> | Loss of ground output leakage current                                                              |                                                                                                                                          |            |      | 100        | μA         |
| t <sub>d(ol,on)</sub>      | Open-load deglitch time in ON state                                                                | $V_{IN}$ = 5 V, $V_{DIAG\_EN}$ = 5 V<br>when $I_{OUT}$ < $I_{(ol,on)}$ , duration longer<br>than $t_{d(ol,on)}$ , open load is detected. | 200        | 300  | 450        | μs         |

<sup>(1)</sup> Value specified by design, not subject to production test.



# **Electrical Characteristics (continued)**

over operating ambient temperature range (unless otherwise noted)

|                                       | PARAMETER                                                                                       | TEST CONDITIONS                                                                                                                                                                                       | MIN         | TYP  | MAX  | UNIT     |
|---------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|------|----------|
| I <sub>(ol,on)</sub>                  | Open-load detection threshold in ON state                                                       | $\begin{split} &V_{IN} = 5 \text{ V, } V_{DIAG\_EN} = 5 \text{ V} \\ &\text{when } I_{OUT} < I_{(ol,on)} \\ &\text{duration longer than } t_{d(ol,on)} \\ &\text{open load is detected.} \end{split}$ |             | 10   | 20   | mA       |
| $V_{(ol,off)}$                        | Open-load detection threshold in OFF state                                                      | $\begin{array}{l} V_{IN} = 0 \ V, \ V_{DIAG\_EN} = 5 \ V \\ when \ V_{VS} - V_{OUT} < V_{(ol,off)} \\ duration \ longer \ than \ t_{d(ol,off)} \\ open \ load \ is \ detected. \end{array}$           | 1.4         |      | 2.6  | V        |
| $t_{d(ol,off)}$                       | Open-load deglitch time in OFF state                                                            | $\begin{array}{l} V_{IN} = 0 \ V, \ V_{DIAG\_EN} = 5 \ V \\ when \ V_{VS} - V_{OUT} < V_{(ol,off)} \\ duration \ longer \ than \ t_{d(ol,off)} \\ open \ load \ is \ detected. \end{array}$           | 200         | 300  | 450  | μs       |
| $\mathbf{I}_{(\text{ol},\text{off})}$ | OFF state output sink current                                                                   | $V_{IN} = 0 \text{ V}, V_{DIAG\_EN} = 5 \text{ V}$<br>$V_{VS} = V_{OUT} = 13.5 \text{ V}$                                                                                                             | <b>-</b> 75 |      |      | μΑ       |
| $V_{\overline{FAULT}}$                | FAULT low output voltage                                                                        | I <sub>FAULT</sub> = 2 mA                                                                                                                                                                             |             |      | 0.2  | V        |
| t <sub>FAULT</sub>                    | FAULT signal holding time (1)                                                                   |                                                                                                                                                                                                       |             | 8.5  |      | ms       |
| T <sub>(SD)</sub>                     | Thermal shutdown threshold (1)                                                                  |                                                                                                                                                                                                       |             | 175  |      | °C       |
| T <sub>(SD,rst)</sub>                 | Thermal shutdown status reset <sup>(1)</sup>                                                    |                                                                                                                                                                                                       |             | 155  |      | °C       |
| T <sub>(sw)</sub>                     | Thermal swing shutdown threshold (1)                                                            |                                                                                                                                                                                                       |             | 60   |      | °C       |
| T <sub>(hys)</sub>                    | Hysterisis for resetting the thermal shutdown and swing <sup>(1)</sup>                          |                                                                                                                                                                                                       |             | 10   |      | °C       |
| CURRENT                               | LIMIT AND DELAY CONFIGURATION                                                                   |                                                                                                                                                                                                       |             |      |      |          |
| K <sub>(CL)</sub>                     | Current-limit current ratio (1)                                                                 |                                                                                                                                                                                                       |             | 2500 |      |          |
| $V_{CL(th)}$                          | Current-limit internal threshold voltage (1)                                                    |                                                                                                                                                                                                       |             | 0.8  |      | V        |
|                                       |                                                                                                 | $I_{limit} \ge 0.25 \text{ A}, V_{VS} - V_{OUT} \ge 2.5 \text{ V}$                                                                                                                                    | -20%        |      | 20%  |          |
| dK <sub>(CL)</sub> /                  | External current limit accuracy (I <sub>OUT</sub> – I <sub>CL</sub> × K <sub>(CL)</sub> × 100 / | $I_{limit} \ge 0.5 \text{ A}, V_{VS} - V_{OUT} \ge 2.5 \text{ V}$                                                                                                                                     | -15%        |      | 15%  |          |
| K <sub>(CL)</sub>                     | $(I_{CL} \times K_{(CL)})$                                                                      | $I_{limit} \ge 1.5 \text{ A}, I_{limit} < 5 \text{ A}$<br>$V_{VS} - V_{OUT} \ge 2.5 \text{ V}$                                                                                                        | -10%        |      | 10%  |          |
| I <sub>dl(chg)</sub>                  | Delay pin charging current in latch-off mode (1)                                                |                                                                                                                                                                                                       |             | 4.5  |      | μΑ       |
| $V_{dl(th)}$                          | Pulling up threshold in auto-retry mode                                                         |                                                                                                                                                                                                       | 2.7         |      |      | V        |
| $V_{\text{dl(ref)}}$                  | Internal reference voltage in latch-off mode                                                    |                                                                                                                                                                                                       |             | 1.45 |      | V        |
| t <sub>dl1</sub>                      | Internal fixed delay time <sup>(1)</sup>                                                        |                                                                                                                                                                                                       | 300         | 400  | 500  | μs       |
| $t_{dl2}$                             | Adjustable delay time by external capacitor on DELAY pin <sup>(1)</sup>                         | Connect with 3.3 µF capacitor as the maximum value.                                                                                                                                                   |             |      | 1000 | ms       |
| $t_{CL(deg)}$                         | Deglitch time when current limit (1)                                                            | IN low to high or IN keeps high but thermal shutdown recovery, $V_{DIAG\_EN} = 5 \ V$ the deglitch time from IN rising edge to FAULT reporting out.                                                   | 300         |      | 550  | μs       |
|                                       |                                                                                                 | IN keeps high, V <sub>DIAG_EN</sub> = 5 V the deglitch time from CL start-point to FAULT reporting out.                                                                                               | 80          |      | 200  | <u> </u> |
| t <sub>hic(on)</sub>                  | On-time when in auto-retry mode <sup>(1)</sup>                                                  |                                                                                                                                                                                                       | 35          | 40   | 45   | ms       |
| t <sub>hic(off)</sub>                 | Off-time when in auto-retry mode <sup>(1)</sup>                                                 |                                                                                                                                                                                                       | 0.8         | 1    | 1.2  | S        |



# 6.6 Switching Characteristics

|                        | PARAMETER                                                                       | TEST CONDITIONS                                                                | MIN | TYP  | MAX | UNIT |
|------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----|------|-----|------|
| t <sub>d(on)</sub>     | Turnon delay time IN rising edge to 10% of V <sub>OUT</sub>                     | $V_{VS} = 13.5 \text{ V}, V_{DIAG\_EN} = 5 \text{ V}, I_{OUT} = 0.1 \text{ A}$ | 20  | 50   | 90  | μs   |
| t <sub>d(off)</sub>    | Turnoff delay time<br>IN falling edge to 90% of V <sub>OUT</sub> <sup>(1)</sup> | V <sub>VS</sub> = 13.5 V, V <sub>DIAG_EN</sub> = 5 V, I <sub>OUT</sub> = 0.1 A | 20  | 50   | 90  | μs   |
| dV/dt <sub>(on)</sub>  | Slew rate on V <sub>OUT</sub> from 10% to 90% <sup>(1)</sup>                    | V <sub>VS</sub> = 13.5 V, V <sub>DIAG_EN</sub> = 5 V, I <sub>OUT</sub> = 0.1 A | 0.1 | 0.3  | 0.6 | V/µs |
| dV/dt <sub>(off)</sub> | Slew rate off V <sub>OUT</sub> from 90% to 10% <sup>(1)</sup>                   | V <sub>VS</sub> = 13.5 V, V <sub>DIAG_EN</sub> = 5 V, I <sub>OUT</sub> = 0.1 A | 0.1 | 0.35 | 0.6 | V/µs |

(1) Value specified by design, not subject to production test.



Figure 1. Output Delay Characteristics



Figure 2. Open-Load Blanking-Time Characteristic

Submit Documentation Feedback

Copyright © 2018–2019, Texas Instruments Incorporated



# 6.7 Typical Characteristics



Copyright © 2018–2019, Texas Instruments Incorporated

Submit Documentation Feedback



# **Typical Characteristics (continued)**



Submit Documentation Feedback

Copyright © 2018–2019, Texas Instruments Incorporated



# 7 Detailed Description

#### 7.1 Overview

The TPS1H200A-Q1 device is a smart high-side switch with an internal charge pump and single-channel integrated NMOS power FET. The adjustable current limit function improves the reliability of the whole system. Full diagnostic features enable intelligent control of the load.

The external high-accuracy current limit sets the current limit value for the application. When overcurrent occurs, the device improves system reliability by clamping the inrush current effectively. The device saves system cost by reducing the size of PCB traces and connectors, and the capacity of the preceding power stage. The TPS1H200A-Q1 device allows three modes when a current limit occurs. Users can set the output to consistently hold the current, to immediately latch off, or to automatically retry through the configuration on the DELAY pin. The configurable behaviors during a current limit provides design flexibility. This includes functionality, cost, and thermal dissipation.

This device supports full diagnostics with the digital status output. High-accuracy and low-threshold open-load detection enables real-time ON state monitoring. The device supports operation without an MCU (stand-alone mode) which allows the system to locally implement full functionality.

The TPS1H200A-Q1 device is a smart high-side switch for a wide variety of resistive, inductive, and capacitive loads, including LEDs, bulbs, relays, solenoids, and submodules.

## 7.2 Functional Block Diagram





## 7.3 Feature Description

#### 7.3.1 Current limit

A high-accuracy current limit allows high reliability of the design. The current limit protects the load and the power supply from overstressing during short-circuit-to-GND or power-up conditions. The current limit can also save system cost by reducing the size of PCB traces and connectors, and the capacity of the preceding power stage.

When a current limit threshold is hit, a closed loop immediately activates. The output current is clamped at the set value, and a fault is reported. The device heats up because of high power dissipation on the power FET.

The device has two current limit thresholds.

- Internal current limit: The internal current limit is fixed at I<sub>CL(int)</sub>. Tie the CL pin directly to the device GND for large-transient-current applications.
- External adjustable current limit: An external resistor is used to set the current limit threshold. Use Equation 1 to calculate R<sub>(CL)</sub>. The external adjustable current limit allows the flexibility to set the current limit value by application.

$$R_{CL} = \frac{V_{CL(th)} \times K_{CL}}{I_{OUT}}$$

where

- ullet  $V_{CL(th)}$  is the internal band-gap voltage.
- K<sub>(CL)</sub> is the ratio of the output current and the current limit set value.
- K<sub>(CL)</sub> is constant across temperature and supply voltage.

ge. (1)

#### **NOTE**

When a GND network is used, that causes a level shift between the device GND and board GND, so the CL pin must be connected to the device GND.

For better protection from a hard short-to-GND condition (when the IN pin is enabled, a short-to-GND occurs suddenly), the device will implement a fast-trip protection to turn off the output before the current limit closed loop is set up. Typically, the fast-trip response time is less than 1 µs. With a fast response like this, the device can achieve a better inrush current-suppression performance.



Figure 12. Current Limit

Submit Documentation Feedback

Copyright © 2018–2019, Texas Instruments Incorporated



# **Feature Description (continued)**

### 7.3.2 DELAY Pin Configuration

When a current limit occurs, the TPS1H200A-Q1 device supports three different outcomes of the output. Table 1 lists the current limit configurations and these outcomes behaviors.

**Table 1. Current Limit Configurations** 

| MODE       | DELAY<br>CONFIGURATION              | OUTPUT CURRENT BEHAVIOR                                                                                                                                                                                                                                                                                                                           | FAULT RECOVERY                                                                                                                                                                                    |
|------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Holding    | Connects to GND directly            | When hitting a current limit, the output current holds at the setting current. The device enters into thermal shutdown mode when $T_J > T_{(SD)}$ .                                                                                                                                                                                               | FAULT clears when IN turns low for a duration of time longer than teacher OR when the current limit is removed when IN is high.                                                                   |
| Latch-off  | Connects to GND through a capacitor | When hitting a current limit, the output current holds at the setting current, but latches off after a preset DELAY time $(t_{dl1} + t_{dl2})$ . $t_{dl1}$ is the default delay time, and $t_{dl2}$ is a capacitor-configurable delay time.  The output stays latched off regardless of whether the current limit is removed. The output recovers | FAULT clears when IN turns low for a duration of time longer than teacher.                                                                                                                        |
| Auto-retry | External pullup                     | only when IN is toggling. When hitting a current limit, the output current holds at the setting current, but periodically comes on for $t_{\text{hic(on)}}$ and turns off for $t_{\text{hic(off)}}$ .                                                                                                                                             | $\overline{\text{FAULT}} \   \text{clears when IN turns low for a duration of time longer than } \\ t_{\text{FAULT}} \   \text{OR when the current limit is removed for } \\ t_{\text{hic(on)}}.$ |

### 7.3.2.1 Holding Mode

Holding mode is active when the DELAY pin connects directly to GND. When a current limit is reached, the output current holds at the setting current. The device then enters thermal shutdown mode when  $T_J > T_{(SD)}$ .



Figure 13. Holding Mode Connection



Figure 14. Holding Mode Example



#### 7.3.2.2 Latch-Off Mode

Latch-off mode is active when the DELAY pin connects to GND through a capacitor. When a current limit is reached, the output current holds at the setting current, but latches off after a preset DELAY time ( $t_{d1}+t_{d12}$ ).  $t_{d1}$  is the default delay time, and  $t_{d12}$  is a configurable delay time set by a capacitor. Regardless of whether the current limit is removed or not, the output remains latched off. The output only recovers when IN is toggling.

 $t_{dl2}$  can be calculated by Equation 2.

$$C_{DELAY} = \frac{I_{dl(chg)} \times t_{dl2}}{V_{dl(ref)}}$$

#### where

- C<sub>DELAY</sub> is the capacitor connected on the DELAY pin.
- The I<sub>dl(chq)</sub> is the device that charges the current in latch-off mode.
- t<sub>dl2</sub> is the user-setting delay time.
- V<sub>dl(ref)</sub> is the internal reference voltage in latch-off mode.

DELAY TPS1H200-Q1

Figure 15. Latch-Off-Mode Connection



Figure 16. Latch-Off-Mode Example

Product Folder Links: TPS1H200A-Q1

(2)



#### 7.3.2.3 Auto-Retry Mode

Auto-retry mode is active when the DELAY pin is externally pulled up. The pullup voltage must be higher than  $V_{\text{dl(th)}}$ . When the current limit is reached, the output current holds at the setting current, but periodically turns on for  $t_{\text{hic(on)}}$  and turns off for  $t_{\text{hic(off)}}$ . The device checks the current limit status at the falling edge of  $t_{\text{hic(on)}}$  clock. If current limit status is captured, the device shuts down for  $t_{\text{hic(off)}}$ . If the current limit status is not captured because of the off window during the thermal conditions, the device keeps turning on for additional  $t_{\text{hic(on)}}$  or more until the current limit status is captured.



Figure 17. Auto-Retry-Mode Connection



Figure 18. Auto-Retry-Mode Example



#### 7.3.3 Stand-alone Operation

In a typical application, the TPS1H200A-Q1 device is controlled by a microcontroller. The device also supports stand-alone operation. IN and DIAG\_EN have a 40-V maximum DC rating, and can be connected to the VS pin directly. When in auto-retry mode, the DELAY pin is connected to the VS pin through a  $100-k\Omega$  resistor.



Figure 19. Stand-Alone Operation in Latch-Off Mode



Figure 20. Stand-Alone Operation in Auto-Retry Mode



#### 7.3.4 Fault Truth Table

The DIAG\_EN pin enables or disables the diagnostic functions. If multiple devices are used, but the ADC resource is limited in the microcontroller, the microcontroller uses GPIOs to set DIAG\_EN high to enable the diagnostics of one device, and disables the diagnostics of the other devices by setting DIAG\_EN low. Additionally, the device can keep power consumption to a minimum by setting DIAG\_EN and IN low.

Table 2 applies when the DIAG EN pin is enabled, and Table 3 applies when the DIAG EN pin is disabled.

**Table 2. Fault Truth Table** 

| CONDITION                | IN               | OUT | CRITERION                         | FAULT | FAULT RECOVERY                                                                                                                |
|--------------------------|------------------|-----|-----------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------|
| Normal                   | L                | L   | N/A                               | Н     | N/A                                                                                                                           |
| Normal                   | Н                | Н   | H N/A                             |       | IN/A                                                                                                                          |
| Overload or short to GND | Н                | L   | current limit triggered           | L     | See Table 1.                                                                                                                  |
| Open load or short to    | Н                | Н   | $I_{OUT} < I_{(ol,on)}$           | L     | FAULT clears when IN turns low for a duration longer than t <sub>FAULT</sub> . OR FAULT clears when the open load is removed. |
| battery                  | L <sup>(1)</sup> | Н   | $V_{VS} - V_{OUT} < V_{(ol,off)}$ | L     | FAULT clears when IN is toggling OR FAULT clears when the open load is removed.                                               |
| Thermal shutdown         | Н                | N/A | Thermal shutdown triggered        | L     | FAULT clears when IN turns low for a duration longer than t <sub>FAULT</sub> . OR FAULT clears when thermal shutdown quits.   |
| Thermal swing            | Н                | N/A | Thermal swing triggered           | L     | FAULT clears when IN turns low for a duration longer than t <sub>FAULT</sub> . OR FAULT clears when thermal swing quits.      |

<sup>(1)</sup> An external pullup is required for open-load detection.

Table 3. DIAG\_EN Disabled Condition

| DIAG_EN | IN CONDITION | PROTECTIONS AND DIAGNOSTICS            |
|---------|--------------|----------------------------------------|
| LOW     | ON           | Diagnostics disabled, full protections |
| LOW     | OFF          | Diagnostics disabled, no protection    |

#### 7.3.5 Full Diagnostics

#### 7.3.5.1 Short-to-GND and Overload Detection

When the output is on, a short-to-GND or overload condition causes an over<u>current</u>. If the overcurrent triggers the internal or external current limit threshold, the fault condition is reported as FAULT pin = low.



#### 7.3.5.2 Open-Load Detection

#### 7.3.5.2.1 Output On

When the output is on, the device recognizes an open-load fault if the current flowing through the output  $I_{OUT} < I_{(ol,on)}$ . For open-load detection when output is on, no external circuitry is required.

### 7.3.5.2.2 Output Off

When the output is off, the output is pulled down to GND if a load is connected. But if an open load occurs, the output voltage is close to the supply voltage ( $V_{VS} - V_{OUT} < V_{(ol,off)}$ ), and the device recognizes an open-load fault.

There is always a leakage current  $I_{(ol,off)}$  on the output due to the internal logic control path or external humidity, corrosion, and so forth. As a result, TI recommends using an external pullup resistor to offset the leakage current when an open load is detected. The recommended pullup resistance is 15 k $\Omega$ .



Figure 21. Open-Load Detection in Output OFF State

#### 7.3.5.3 Short-to-Battery Detection

Short-to-battery has the same detection mechanism and behavior as open-load detection in the ON state and the OFF state.

#### 7.3.5.4 Thermal Fault Detection

To protect the device in severe power stressing cases, the device implements two types of thermal fault detection, absolute temperature protection (thermal shutdown) and dynamic temperature protection (thermal swing).





Figure 22. Thermal Behavior Diagram

#### 7.3.5.4.1 Thermal Shutdown

Thermal shutdown is active when the absolute temperature  $T_J > T_{(SD)}$ . When thermal shutdown occurs, the output turns off.

#### 7.3.5.4.2 Thermal Swing

Thermal swing activates when the power FET temperature sharply increases, that is, when  $\Delta T = T_{(FET)} - T_{(Logic)} > T_{(sw)}$ , then the output turns off. The output automatically recovers and the fault signal clears when  $\Delta T = T_{(FET)} - T_{(Logic)} < T_{(sw)} - T_{(hys)}$ . The thermal swing function improves the reliability of the device when subjected to repetitively fast thermal variation.

#### 7.3.5.4.3 Fault Report Holding

When using PWM dimming, FAULT is easily cleared by the PWM falling edge. Even if the fault condition remains all the time, FAULT is discontinuous. To avoid this unexpected fault report behavior, the device implements fault report holding time. Figure 23 shows an issue that typically occurs during PWM dimming, the FAULT is cleared unexpectedly even when the short-to-GND still exists. The TPS1H200A-Q1 device with fault-report holding function allows the right behavior as shown in Figure 24.





Figure 23. Without Fault-Report Holding



Figure 24. With Fault-Report Holding

#### 7.3.6 Full Protections

#### 7.3.6.1 UVLO Protection

The device monitors the supply voltage,  $V_{VS}$ , to prevent unpredicted behaviors when  $V_{VS}$  is too low. When  $V_{VS}$  drops down to  $V_{VS(uvr)}$ , the device shuts down. When  $V_{VS}$  rises up to  $V_{VS(uvr)}$ , the device turns on.

### 7.3.6.2 Inductive Load Switching Off Clamp

When an inductive load is switched off, the inductive reactance pulls the output voltage negative. However, excessive negative voltage can cause the power FET to break down. To protect the power FET from breaking down, an internal clamp  $(V_{DS(clamp)})$  is implemented.

Submit Documentation Feedback





Figure 25. Drain-to-Source Clamping Structure



Figure 26. Inductive-Load Switching-Off Diagram

#### 7.3.6.3 Loss-of-GND Protection

When a loss-of-GND occurs, the output shuts down, regardless of whether the IN pin is high or low. The device can protect against two ground-loss conditions, loss of device GND and loss of module GND.

### 7.3.6.4 Loss-of-Power-Supply Protection

When a loss-of-power-supply occurs, the output shuts down, regardless of whether the IN pin is high or low. For a resistive or a capacitive load, the loss-of-power-supply has no risk. But for a charged inductive load, the current is driven from all the logic control pins to maintain the inductance current. To protect the system in this condition, TI recommends protection with an external free-wheeling diode.





Figure 27. Protection for Loss of Power Supply

#### 7.3.6.5 Reverse-Current Protection

Reverse current occurs in two conditions: short to supply and reverse polarity.

- When a short to the supply occurs, there is only reverse current through the body diode. I<sub>R(1)</sub> specifies the limit of the reverse current.
- In a reverse-polarity condition, there are reverse currents through the body diode and the device GND pin.  $I_{R(2)}$  specifies the limit of the reverse current.

To protect the device, TI recommends using two types of external circuitry.

- Adding a blocking diode (method 1). The device and load are protected when in reverse polarity.
- Adding a GND network (method 2). The reverse current through the device GND is blocked. The reverse
  current through the FET is limited by the load itself. TI recommends a resistor in parallel with the diode as a
  GND network. The recommended configuration is a 1-kΩ resistor in parallel with a diode that is less than 100
  mA.



Figure 28. Reverse-Current External Protection Method 1

Submit Documentation Feedback





Figure 29. Reverse-Current External Protection Method 2

### 7.3.6.6 MCU I/O Protection

TI recommends using series resistors to protect the microcontroller, for example, 4.7-k $\Omega$  when using a 3.3-V microcontroller and 10-k $\Omega$  for a 5-V microcontroller.



Figure 30. MCU I/O External Protection

Copyright © 2018–2019, Texas Instruments Incorporated



#### 7.4 Device Functional Modes

#### 7.4.1 Working Modes

The device has three working modes, the normal mode, the standby mode, and the standby mode with diagnostics, as shown in Figure 31.



Figure 31. Working Modes

## 7.4.1.1 Normal Mode

When IN is high, the device enters normal mode.

#### 7.4.1.2 Standby Mode

When IN is low and DIAG\_EN is low, the device enters standby mode with ultra-low power consumption.

#### 7.4.1.3 Standby Mode With Diagnostics

When IN is low and DIAG\_EN is high, the device enters standby mode with diagnostics. The device still supports open-load and short-to-battery detection even when IN is low.

Submit Documentation Feedback



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The TPS1H200A-Q1 device is a smart high-side switch, with an internal charge pump and single-channel integrated NMOS power FET. The adjustable current limit function greatly improves the reliability of the whole system. Full diagnostic features enable intelligent control of the load. The TPS1H200A-Q1 device applies for a wide variety of resistive, inductive, and capacitive loads, including LEDs, relays, and submodules.

## 8.2 Typical Application

Figure 32 shows an example of how to design the external circuitry parameters.



Figure 32. Typical Application Circuitry

### 8.2.1 Design Requirements

- V<sub>VS</sub> range from 6 V to 18 V
- Nominal current of 500 mA
- Expected current limit value of 2 A
- Thermal sensitive system. When current limit occurs, the output latches off after 0.2 seconds. The 0.2 seconds is to ensure the safe start-up for a capacitive load, clamping the inrush current but without latch-off during start-up.
- Full diagnostics with 5-V MCU, including ON state open-load detection, short-to-GND, or overcurrent detection, and thermal shutdown detection



# **Typical Application (continued)**

### 8.2.2 Detailed Design Procedure

To set the adjustable current limit value at 2 A, calculate  $R_{(CL)}$  as follows:

$$R_{(CL)} = \frac{V_{CL(th)} \times K_{(CL)}}{I_{OUT}} = \frac{0.8 \times 2500}{2} = 1000 \Omega$$
(3)

To set the adjustable latch-off delay at 0.2 s, calculate  $C_{(DELAY)}$  as follows:

$$t_{dl} = t_{CL(deg)} + t_{dl1} + t_{dl2} = 0.2 \text{"} t_{dl2}$$

$$C_{DELAY} = \frac{I_{dl(chg)} \times t_{dl2}}{V_{dl(ref)}} = \frac{4.5 \times 0.2}{1.45} \times 10^{-6} = 0.62 \,\mu\text{F} \tag{4}$$

TI recommends  $R_{(SER)}$  = 10 k $\Omega$  for a 5-V MCU, and  $R_{(pullup)}$  = 10 k $\Omega$  as the pullup resistor.

# 8.2.3 Application Curves

The following curves are test examples of hard-short conditions. The load is 0.1 A and the current limit value is 0.6 A. Figure 33 shows a waveform of the latch-off mode. Figure 34 shows a waveform of the auto-retry mode.



Submit Documentation Feedback

Copyright © 2018–2019, Texas Instruments Incorporated



# 9 Power Supply Recommendations

The device applies to 12-V and 24-V applications. The normal power supply connection is a 12-V or 24-V system.

# 10 Layout

## 10.1 Layout Guidelines

To prevent thermal shutdown,  $T_J$  must be less than 175°C. If the output current is high, the power dissipation may be large. However, the PCB layout is very important. A good PCB design optimizes heat transfer, which is essential for the long-term reliability of the device.

- Maximize the copper coverage on the PCB to increase the thermal conductivity of the board. The major heatflow path from the package to the ambient is through the copper on the PCB. Maximum copper is extremely important when no heat sinks are attached to the PCB on the other side of the board opposite the package.
- Add as many thermal vias as possible directly under the package ground pad to optimize the thermal conductivity of the board.
- All thermal vias should either be plated shut or plugged and capped on both sides of the board to prevent solder voids. To ensure reliability and performance, the solder coverage must be at least 85%.

## 10.2 Layout Example



Figure 35. Layout Example



# 11 Device and Documentation Support

## 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation see the following:

Texas Instruments, TPS1H000-Q1 Evaluation Module (EVM) User's Guide

# 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upperright corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 11.3 Community Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.4 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

### 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

Submit Documentation Feedback



# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGE OPTION ADDENDUM

6-Feb-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| TPS1H200AQDGNRQ1 | ACTIVE | HVSSOP       | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAUAG         | Level-2-260C-1 YEAR | -40 to 125   | 1EWX                 | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 22-Jun-2020

# TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS1H200AQDGNRQ1 | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 22-Jun-2020



#### \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPS1H200AQDGNRQ1 | HVSSOP       | DGN             | 8    | 2500 | 366.0       | 364.0      | 50.0        |  |

3 x 3, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# $\textbf{PowerPAD}^{^{\text{\tiny{TM}}}}\,\textbf{VSSOP - 1.1 mm max height}$

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated